# **EECT/CE 6325 VLSI Design**

Fall 2024

PROJECT #1: Verilog/VHDL

Due: Wed. September 4 (start of class)

## **Project Introduction**

In this project, students are required to design an arbitrary digital design of their choice using Verilog or VHDL. The only restriction is: the design must use flip-flops. Examples include FIR and IIR filters, state machines, etc. You can pick a design of your choice as long the above restrictions are met.

After project 2 your design needs to use 3000 cells or more. However, at this stage you will not know the cell count. So it may be wise to choose a scalable design, one that is easy to extend, in case it is too small after the synthesis project.

No credit will be given for any design copied from the internet or from other sources.

## **Project Description/Requirements**

- 1) We want you to code your digital design in Behavioral Verilog/VHDL.
- 2) One test bench and at least one module for your design.
- 3) Clear comments to your code including comments in your test bench that make it clear how you are testing your module(s).

### **Report Layout**

- 1) A cover page containing names (max group of three), NetID and project title.
- 2) A paragraph on the general description of your design.
- 3) A block diagram of your design. Please label all inputs and outputs.
- 4) A block diagram of how the module(s) and test bench are connected.
- 5) A copy of your simulation waveform results with enough comments to make it clear that your design functions correctly.
- 6) A copy of your code.
- 7) A hardcopy of project report is required.

### **Project Flow and Tutorial Links:**

- 1) You will setup NX Nomachine client and be familiar with the environment.
- http://www.utdallas.edu/~xiangyu.xu/nx
- 2) You will simulate your Verilog code.
- http://www.utdallas.edu/~xiangyu.xu/verilog